Principal Digital Design Engineer - CXL/PCIe

Global leader in purpose-built connectivity solutions for AI and cloud infrastructure
Backend
Principal Software Engineer
Contact Company
12+ years of experience
AI

Description For Principal Digital Design Engineer - CXL/PCIe

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. We are seeking a Principal Digital Design Engineer-CXL/PCIe with deep expertise in high-performance controller and bridge design, micro-architecture, RTL implementation, and IP integration. The ideal candidate will play a critical role in the development of cutting-edge connectivity solutions.

Key Responsibilities:

  • Design and implement high-performance digital solutions, including RTL development and synthesis
  • Collaborate with cross-functional teams on IP integration for PCIe/CXL protocols
  • Own block-level and full-chip designs from architecture to GDS, focusing on designs at nodes ≤ 16nm
  • Ensure timing closure, assess verification completeness, and oversee pre- and post-silicon debug
  • Utilize tools from Synopsys/Cadence and apply expertise in UVM-based verification flows

This role offers an opportunity to work on cutting-edge technology in the field of AI and cloud infrastructure connectivity. You'll be part of a team that's transforming modern data-driven applications and contributing to the development of innovative products that are flexible and interoperable.

Join Astera Labs to be at the forefront of connectivity solutions, working with advanced technologies and protocols like PCIe and CXL. This position is ideal for someone who thrives in a collaborative environment, has a strong work ethic, and is passionate about pushing the boundaries of digital design in the semiconductor industry.

Last updated 21 days ago

Responsibilities For Principal Digital Design Engineer - CXL/PCIe

  • Design and implement high-performance digital solutions, including RTL development and synthesis
  • Collaborate with cross-functional teams on IP integration for PCIe/CXL protocols
  • Own block-level and full-chip designs from architecture to GDS, focusing on designs at nodes ≤ 16nm
  • Ensure timing closure, assess verification completeness, and oversee pre- and post-silicon debug
  • Utilize tools from Synopsys/Cadence and apply expertise in UVM-based verification flows

Requirements For Principal Digital Design Engineer - CXL/PCIe

Python
  • Bachelor's in Electronics/Electrical Engineering (Master's preferred)
  • 12+ years of digital design experience, with 5+ years focused on high-speed PCIe/CXL implementation
  • Proven expertise in RTL development, synthesis, and timing closure
  • Experience with front-end design, gate-level simulations, and design verification
  • Strong work ethic, ability to handle multiple tasks, and a proactive, customer-focused attitude
  • Hands-on experience with high-speed protocols like PCIe/CXL (Gen4+)
  • Strong proficiency in System Verilog/Verilog and scripting (Python/Perl)
  • Experience with block-level and full-chip design at advanced nodes (≤ 16nm)
  • Silicon bring-up and post-silicon debug experience
  • Familiarity with Synopsys/Cadence tools and UVM-based design verification

Interested in this job?

Jobs Related To Astera Labs Principal Digital Design Engineer - CXL/PCIe

Timing Design Engineer

Join Apple as a Timing Design Engineer to work on cutting-edge PHY designs and contribute to products that enrich millions of lives.

Software Development Manager, AWS Incident Tooling & Response

Join AWS as a Software Development Manager for Incident Tooling & Response, managing automated systems that keep the cloud running and mitigate large-scale events.

Senior/Principal Software Engineer - CTJ - Poly

Senior/Principal Software Engineer role at Microsoft Security, building advanced cloud security solutions for the Defender team.

Principal Software Engineer

Microsoft seeks a Principal Software Engineer to lead next-gen AI and web data platform development for Bing, offering competitive pay and benefits.

Principal Communications Manager

Lead executive and employee communications at Intuit, driving internal communications programs for the People and Places organization.