Chassis Power Architect, Silicon

Google organizes the world's information and makes it universally accessible and useful through AI, Software, and Hardware innovation.
Embedded
Mid-Level Software Engineer
In-Person
5+ years of experience
Hardware

Description For Chassis Power Architect, Silicon

Google is seeking a Chassis Power Architect to join their Silicon Platform IP Architecture team. This role focuses on developing custom silicon solutions for Google's direct-to-consumer products, specifically working on power management and optimization for Google Tensor SoC and related products. The position involves collaborating with SoC and IP hardware architects to drive next-generation power management controller development and chassis power optimization in advanced technology nodes.

The ideal candidate will be responsible for defining power management controllers, optimizing power across the SoC, and developing power roadmaps for Chassis IPs. They will work closely with cross-functional teams to propose power optimization plans, guide pre-silicon power modeling, and manage post-silicon power correlation efforts. The role requires extensive experience in power enhancement workflows, management IPs, and deep understanding of low-power design techniques.

Working at Google, you'll be part of a diverse team that pushes boundaries and develops solutions powering millions of users worldwide. The position offers the opportunity to shape the next generation of hardware experiences, focusing on delivering unparalleled performance, efficiency, and integration. You'll be contributing to Google's mission of organizing world's information while creating radically helpful experiences through the combination of Google AI, Software, and Hardware.

This is an excellent opportunity for someone passionate about power architecture and optimization in advanced silicon development, with the chance to work on cutting-edge technology that directly impacts Google's consumer products. The role offers the perfect blend of technical challenge and real-world impact, supported by Google's commitment to innovation and technical excellence.

Last updated 16 minutes ago

Responsibilities For Chassis Power Architect, Silicon

  • Drive architecture and microarchitecture development for next generation power management controllers all the way from specification to SoC deployment
  • Come up with Power optimization methods for various chassis IP's
  • Influence Power methodology for design, verification and implementation of deep sub­micron SoCs
  • Develop innovative plans to achieve power optimization from circuit to system level
  • Influence generic power management IPs to drive clock, reset, and power controls

Requirements For Chassis Power Architect, Silicon

  • Bachelor's degree in Electrical Engineering, Computer Science, a related field, or equivalent practical experience
  • 5 years of experience in power enhancement workflow and techniques
  • Experience with power management IPs
  • Experience in low power design including UPF/CPF, multi-voltage domains, power gating, and on chip power management IP design
  • Experience in Verilog, SystemVerilog, RTL and gate-level SPICE simulations, and statistical SPICE models
  • Experience using EDA tools like Conformal LP, Power-Artist, DC/RC, PT/PTPX, Incisive/VCS
  • Experience in post-silicon power calibrations and debug
  • Experience in design and analysis of full chip power with an understanding of clock, reset, and power sequencing interactions

Interested in this job?

Jobs Related To Google Chassis Power Architect, Silicon

Silicon Architect, Simulation Tools, Silicon

Silicon Architect position at Google focusing on simulation tools and SoC design, combining hardware innovation with software development for next-generation products.

SOC Power Estimation Engineer

SOC Power Estimation Engineer role at Google, focusing on pre-silicon power estimation and analysis for custom silicon solutions in consumer products.

SoC RTL Design Engineer

SoC RTL Design Engineer position at Google, focusing on custom silicon solutions and hardware development for consumer products.

Camera 3A/ISP Engineer, Pixel Camera

Camera 3A/ISP Engineer position at Google's Pixel team, focusing on autofocus system development and optimization for mobile photography.

Design Verification Engineer

Design Verification Engineer role at Google, focusing on CPU verification and ASIC design for consumer products.