Low Power Design Engineer, TPU, Silicon, Google Cloud

Backend
Mid-Level Software Engineer
In-Person
3+ years of experience
AI

Description For Low Power Design Engineer, TPU, Silicon, Google Cloud

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

You will be part of a team developing SoCs used to accelerate machine learning computation in data centers. You will solve technical problems with innovative and practical logic solutions, and evaluate design options with performance, power, and area in mind. You will collaborate with members of architecture, verification, power and performance, physical design, and more to specify and deliver high quality designs for next generation data center accelerators.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities:

  • Understand Power management schemes and Low Power modes for SoC and subsystems.
  • Create power and UPF definition for SoC and Subsystems.
  • Manage power estimation, roll up, and tracking through all phases of the project.
  • Drive Power optimization tools and suggest ways to improve power.
  • Work with cross-functional teams for hand-off of power intent and power projections.
Last updated 2 months ago

Responsibilities For Low Power Design Engineer, TPU, Silicon, Google Cloud

  • Understand Power management schemes and Low Power modes for SoC and subsystems.
  • Create power and UPF definition for SoC and Subsystems.
  • Manage power estimation, roll up, and tracking through all phases of the project.
  • Drive Power optimization tools and suggest ways to improve power.
  • Work with cross-functional teams for hand-off of power intent and power projections.

Requirements For Low Power Design Engineer, TPU, Silicon, Google Cloud

Python
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 3 years of experience in ASIC/SoC development.
  • Experience with ASIC design verification, synthesis, timing analysis.
  • Experience handling Low Power schemes, power roll up, and power estimations.

Interested in this job?

Jobs Related To Google Low Power Design Engineer, TPU, Silicon, Google Cloud

Program Manager II, Memory Commodity Operations, Technical Infrastructure

Program Manager II position at Google focusing on Memory Commodity Operations and Technical Infrastructure, managing supply execution and delivery of AI/ML infrastructure components.

Product Manager I, Ads

Product Manager position at Google Ads team, focusing on developing and launching advertising products that connect businesses with users worldwide.

Software Developer III, Full Stack, Google Cloud Platforms

Full Stack Software Developer role at Google Cloud, focusing on enterprise-grade solutions using Java, TypeScript, and cloud technologies.

Program Manager II, Demand and Supply Planning, Technical Infrastructure

Program Manager II position at Google focusing on demand and supply planning for Technical Infrastructure, offering competitive salary and benefits.

Product Manager, Discover Feed, Internationalization

Lead product strategy and development for Google's Discover Feed internationalization, focusing on emerging markets and user experience optimization.