Google is seeking a Senior SoC and IP Design Engineer to join their Technical Infrastructure team, focusing on developing custom silicon solutions that power Google's direct-to-consumer products. This role is crucial in shaping the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a Senior SoC and IP Design Engineer, you'll be working with digital logic design, RTL development, and system-on-chip architecture. You'll be responsible for defining block-level design documents, performing RTL development using Verilog/SystemVerilog, and participating in various aspects of the chip development process from synthesis to silicon bring-up.
The ideal candidate should have strong experience in digital logic design principles, RTL design concepts, and verification methodologies. Knowledge of high-performance and low-power design techniques is highly valued, along with expertise in areas such as PCIe, UCIe, DDR, AXI, or ARM processors.
This position offers the opportunity to work with a diverse, multi-disciplined team that pushes boundaries in hardware development. You'll be part of the team that maintains Google's technical infrastructure, ensuring optimal performance and efficiency of Google's vast product portfolio. The role combines technical expertise with collaborative teamwork, making it perfect for someone who enjoys complex technical challenges and working with cutting-edge technology.